# Superconducting Quantum Memory with a Suspended Coaxial Resonator

Lev Krayzman,<sup>1, 2, a)</sup> Chan U Lei,<sup>1, 2, b)</sup> Suhas Ganjam,<sup>1, 2</sup> James Teoh,<sup>1, 2, b)</sup> Luigi Frunzio,<sup>1, 2</sup> and Robert J. Schoelkopf<sup>1, 2</sup>

<sup>1)</sup>Department of Applied Physics, Yale University, New Haven, Connecticut 06511, USA <sup>2)</sup>Yale Quantum Institute, Yale University, New Haven, Connecticut 06520, USA

(\*Electronic mail: lei@quantumcircuits.com)

(\*Electronic mail: lev.krayzman@princeton.edu)

(Dated: 16 February 2024)

A promising way to store quantum information is by encoding it in the bosonic excitations of microwave resonators. This provides for long coherence times, low dephasing rates, as well as a hardware-efficient approach to quantum error correction. There are two main methods used to make superconducting microwave resonators: traditionally machined out of bulk material, and lithographically fabricated on-chip in thin film. 3D resonators have few loss channels and larger mode volumes, and therefore smaller participations in the lossy parts, but it can be challenging to reach high material qualities. On-chip resonators can use low-loss thin films, but confine the field more tightly, resulting in higher participations and additional loss channels from the dielectric substrate. In this work, we present a design in which a dielectric scaffold supports a thin-film conductor within a 3D package, thus combining the low surface participations of bulk-machined cavities with the high quality and control over materials of thin-film circuits. By incorporating a separate chip containing a transmon qubit, we realize a quantum memory and measure single-photon lifetimes in excess of a millisecond. This hybrid 3D architecture has several advantages for scaling, as it relaxes the importance of the package and permits modular construction with separately-replaceable qubit and resonator devices.

Superconducting circuits are one of the leading platforms for quantum computing. One of the ways of using them to build a quantum computer is to store information in microwave-frequency linear resonators with bosonic codes<sup>1</sup>. This provides the advantages of a large Hilbert space to store information, which enables hardware efficiency in storing a logical qubit in a small number of physical elements, as well as the presence of only one dominant error channel, photon loss. The lifetimes of the microwave resonators used to store quantum information have been increasing, and have reached the tens of milliseconds when coupled to a nonlinear ancilla<sup>2</sup> and even longer on their own<sup>3</sup>.

There are two primary ways that these resonators are made: traditionally machined from bulk superconductor, and lithographically fabricated from thin films on a chip. 3D cavities have a large mode volume compared to their on-chip counterparts, which dilutes the field inside of lossy materials, such as metal surfaces. They also do not require a lossy dielectric substrate. These features allow them to achieve long lifetimes, with the most common design of the coaxial stub cavity<sup>4</sup> routinely achieving millisecond coherence when coupled to a nonlinear ancilla, and newer designs going to the tens of milliseconds or beyond<sup>2,3</sup>. However, in order to achieve high quality, the cavities must be made of materials that are difficult to process such as high-purity aluminum or niobium, that are then treated in complicated ways such as acid etching, vacuum baking, and welding<sup>5-7</sup>. These difficulties, as well as challenges in scaling up the numbers of traditionallymachined cavities, have resulted in the fact that no device to date has yet exceeded a handful of cavities with individual quantum control<sup>8,9</sup>.

On the other hand, on-chip devices use standard lithographic device fabrication, and are thus relatively straightforward to scale up in number. Over the past several years, their coherences have also been improved, with Q's of millions to over ten million at single-photon powers becoming attainable<sup>10–13</sup>. However, the on-chip designs tend to concentrate the field in several potentially-lossy regions, and thus still lag behind the 3D cavities in terms of lifetime.

It is therefore desirable to combine the advantages of the two approaches to create more scalable high-Q resonators. One approach is to micromachine a cavity into silicon and cover it in a superconducting thin film, which uses techniques learned from classical circuits and silicon fabrication to make a superconducting 3D cavity<sup>14,15</sup>. Despite the increased surface participations due to smaller dimensions, the micromachined cavity was able to achieve higher lifetimes than the coaxial stub cavity<sup>16</sup> due to the higher quality of its thin-film materials<sup>17</sup>. However, the relative difficulty of the fabrication and the unresolved issue of inter-cavity coupling pose barriers to its utilization.

In this work, we introduce an alternate superconducting microwave resonator quantum memory architecture: a suspended coaxial resonator comprising a thin-film conductor surrounding a dielectric scaffold, housed in a machined 3D package. With this approach, we eliminate the contribution to the loss from the dielectric substrate and dilute the fields, thereby decreasing the participations in other lossy materials such as the conductor and metal-air interfaces. Additionally, the resonator remains very similar to the commonly-used stub cavity, making it easier to use and providing a known path to couple it to non-linear elements, which is demonstrated by combining the resonator with a transmon on a separate chip.

A diagram of this resonator is shown in Fig. 1. This device comprises a  $\lambda/2$  resonator, in which the center conductor is an evaporated thin film coating a dielectric support structure,

<sup>&</sup>lt;sup>a)</sup>Currently at Princeton University

<sup>&</sup>lt;sup>b)</sup>Currently at Quantum Circuits, Inc.



FIG. 1. Left: a 3D render of the main piece of the device, with the outer conductor sectioned in half for visibility – note that the outer conductor is actually machined as one piece and is not cut in half. Right: top and side view diagrams of the device. The Purcell filter cavity is shown in blue, the bare cross-shaped centerpin chip is in yellow with the metallization on it in green, and the transmon chip is in magenta. The full package consists of three pieces: the main piece, as shown in gray on the left, a second piece containing the other half of the Purcell filter cavity, and an endcap. The two seams between the three machined parts of the device are indicated by the dashed red-and-white line. The three coupling pins as well as the PTFE clips and springs for the chips are visible in the side view; a PTFE clip can also be seen pressing on the transmon chip in the render on the left. The tunnel to the endcap is sufficiently long that the seam loss at the joint is negligible (same as for a stub cavity). For the Purcell cavity, the seam loss is much higher, but the cavity is overcoupled to the readout port, and so it does not matter.

and the outer conductor is a tunnel traditionally machined into a bulk superconductor. The transmission line modes of this resonator (as well as their participations) are essentially the same as that of the coaxial stub cavity, which is instead a  $\lambda/4$ resonator. Our device allows the center conductor to be physically separated from the outer conductor, enabling the use of evaporated thin-film materials with higher quality.

The supporting dielectric scaffold is lasercut into a cross shape out of silicon or sapphire. The longer cross beam serves as the stripline center conductor, once metallized, whereas the other exists only as an unmetallized mechanical support for clamping on both sides. An important feature of the center conductor is that the device is rotated inside the evaporation system while the thin-film superconductor is deposited such that the dielectric is coated from all sides (most of the mechanical support beam is masked with aluminum foil), see Fig. 2. This means that the  $\lambda/2$  mode, which has an electric field node at the center of the resonator, has almost no participation in the dielectric, see Table I. As a result, unlike on-chip stripline resonators defined lithographically on a chip, our storage mode is not limited by the lossy dielectric substrate<sup>18</sup>. The  $3\lambda/2$  mode of this resonator is used for readout. This readout mode does have participation in the dielectric scaffold, but since it is engineered to have a low coupling Q, this is less important. Readout is performed through the Purcell filter mode, which lives in a separate volume on the side of the main cavity. This mode has a seam in the middle and thus experiences seam loss<sup>19</sup>. As with the readout mode, the Purcell filter mode is engineered to have a very low coupling Q, so the seam loss is not important.

A standard electron-beam lithography-fabricated 3D trans-

TABLE I. Most important participations of the storage mode for the 100 µm-thick lasercut sapphire scaffold. The participations are fractions of total mode energy stored in the given loss channel while the q's are the loss factors for that loss channel (e.g.  $1/\tan \delta$  for a dielectric). The associated loss model is  $\frac{1}{Q_i} = \sum_i \frac{p_i}{q_i}$  with p the participations and *i* the loss channel; the  $Q_i$  limit from channel *i* is  $q_i/p_i$ . The lasercut scaffold participations change slightly for the 500 µm-thick silicon, but the expected Q's are still very high. Note that the sidewalls of the stripline are not included in this model, as their quality has not yet been separately measured. Expected q for EFG sapphire is from Ref. 18, aluminum on sapphire bounds are from Ref. 20, and bulk aluminum properties are from Ref. 17. For the bulk aluminum, relatively conservative values are chosen; the values presented are for the 6061 alloy and for 5N aluminum etched with the standard process. The seam loss on the last line is expressed in units of yseam and  $g_{\text{seam}}$ , both in  $1/(\Omega m)$ ; the seam quality is not significantly different between 6061 and etched 5N aluminum.

| Loss channel         | Participation       | Expected q          | $Q_i$ limit        |
|----------------------|---------------------|---------------------|--------------------|
| Lasercut chip bulk   | $5 \times 10^{-5}$  | $1.6 	imes 10^7$    | $3 	imes 10^{11}$  |
| Lasercut chip SA     | $5 	imes 10^{-10}$  | $8.3 	imes 10^2$    | $2 \times 10^{12}$ |
| Qubit chip bulk      | $1 \times 10^{-3}$  | $1.6 	imes 10^7$    | $2 \times 10^{10}$ |
| Stripline conductor  | $2.5 	imes 10^{-5}$ | $> 2.0 	imes 10^5$  | $> 8 \times 10^9$  |
| Stripline MA         | $2 \times 10^{-7}$  | $> 1.7 \times 10^2$ | $> 9 \times 10^8$  |
| Package conductor    | $3.5 	imes 10^{-6}$ | 400 (6061)          | $1 \times 10^8$    |
|                      |                     | 3000 (5N)           | $9 \times 10^8$    |
| Package MA           | $1.5 	imes 10^{-8}$ | 10 (6061)           | $7 \times 10^8$    |
|                      |                     | 20 (5N)             | $1 \times 10^9$    |
| Purcell cavity seam  | $3 \times 10^{-7}$  | $2.5 	imes 10^4$    | $8	imes 10^{10}$   |
| Expected total $Q_i$ |                     | 6061                | $8 \times 10^7$    |
|                      |                     | 5N                  | $3	imes 10^8$      |



FIG. 2. Evaporation of superconductor on all sides of the dielectric scaffold. a) The scaffold is held at a  $45^{\circ}$  angle relative to the evaporation axis and rotated perpendicularly to it. This provides coverage from all directions. b) A photograph of the clamping mechanism with a center conductor in it. The scaffold is held in place with a beryllium copper clamp (visible on the right), with a small piece of aluminum foil shadowing the sharp line between the coated and uncoated parts. The whole area is then wrapped in more foil (visible on the left) in order to shadow the entire uncoated region. c) A blank silicon scaffold (left), and a silicon scaffold post-evaporation (right). The arrows point to the extent of the metallization on the shorter mechanical support beam.

mon on a 100 µm-thick sapphire chip is used as an ancilla. The center conductor and transmon chip are inserted into special slots in the package, which are made using wire electrical discharge machining. The center conductor dielectric scaffold and transmon chip are made to have different sizes, so that they stay in their own slots. They are held in place by friction: PTFE rods push the dielectric against the wall of the slot. Force is applied to the rods by beryllium copper springs, which are loaded into a tunnel and pre-compressed with metal set screws. This clamping design was chosen as one that eliminated vibration of the dielectric scaffold; see the Supplemental Material and Ref. 21 for details.

We have measured the  $T_1$ ,  $T_2$ , and occupation  $\bar{n}$  of the storage mode of the resonator, as well as the coherence properties of the transmon ancilla<sup>4</sup>. The  $T_1$  was measured in two different ways (Fig. 3 a, b). First, we prepared the Fock state  $|1\rangle$ using a selective number-dependent arbitrary phase (SNAP) gate<sup>22,23</sup> and observed its exponential decay to the ground state, using the transmon to read out the resonator's state. Second, we displaced the cavity to  $\alpha = \sqrt{2}$ , and observed the double-exponential decay of the population to the ground state as a function of delay time. We note that both measurements gave similar results.  $T_2$  was measured by preparing  $\frac{1}{\sqrt{2}}(|0\rangle + |1\rangle)$  using SNAP, waiting a variable amount of time, then displacing with an artificial detuning akin to a  $T_2$  Ramsey experiment. After the transmon readout, we observe decaying oscillations of the population of the  $|e\rangle$  state that maps to the  $|0\rangle$  state of the cavity (Fig. 3 c). For all of the above measurements, we have checked the Wigner functions of the initial states to confirm that our state preparation was working (see Fig. 3 d). Although our SNAP protocol was not perfect, this



FIG. 3.  $T_1$  and  $T_2$  measurement of a suspended stripline resonator. a)  $T_1$  measurement by preparing the Fock state  $|1\rangle$  with SNAP and observing exponential decay. b)  $T_1$  measurement by preparing displaced state  $|\alpha = \sqrt{2}\rangle$  and observing the double-exponential decay of overlap with  $|0\rangle$ . c)  $T_2$  measurement by preparing an equal superposition of  $|0\rangle$  and  $|1\rangle$  with SNAP and observing Ramsey-like fringes with a displacement with a variable delay. See the supplement for more information on the gate sequence. d) Wigner distributions of the initial states as prepared.

only decreases our measurement contrast without affecting the decay times we are measuring.

The results of the measurements are presented in Table II. We have measured resonators using multiple materials for the inner and outer conductors: silicon and sapphire center scaffolds, and high-purity (5N) and 6061 alloy aluminum outer conductors. The silicon scaffolds were 500  $\mu$ m thick, while the sapphire was 100  $\mu$ m – this was due to the difficulties associated with lasercutting sapphire, although thicker material would still be possible. The same transmon was used in all of the measurements.

All of the measured devices had  $T_1$  of at least half a millisecond. The sapphire stripline chip used with the 6061 aluminum package had  $T_1$  of over one millisecond. The  $T_2$  for these measurements was limited by  $T_1$  most of the time, except in one case where the transmon's excited state population was anomalously high. Generally, the  $T_2$  was close to the  $T_1$ limit, indicating very long dephasing times. Recalling that the storage mode has almost no participation in the dielectric substrate, one may expect that the silicon and sapphire chips should have the same lifetime. However, silicon chips were 5 times thicker than the sapphire, and thus had 5 times more

TABLE II. Measurement results for several devices with various combinations of center and outer conductors; the same transmon was used every time. For the resonator,  $T_1$  was measured via Fock state ( $T_1^F$ ) and coherent state ( $T_1^C$ ) decay;  $T_2$  was measured with a Ramsey-liked experiment. The transmon was measured using standard techniques; it was sometimes not possible to measure  $T_2$  due to beating in the transmon g-e transition. The  $\chi/(2\pi)$  was around 700 kHz for the silicon scaffolds, and around 500 kHz for the sapphire scaffold; the difference is likely primarily due to the different thicknesses of the dielectrics. Note that the 5N package needed re-milling and etching due to an unremovable PTFE clamp after its first use. The resonator modes were around 5.4 GHz, the transmon – at 6.3 GHz, and the readout around 8.9 GHz. The intervals represent multiple measurements on the same sample.

| Device           |      | Resonator                       |                                 | Transmon                   |      |                            |            |                      |      |
|------------------|------|---------------------------------|---------------------------------|----------------------------|------|----------------------------|------------|----------------------|------|
| Center conductor | Al   | $T_1^{\mathrm{F}}(\mathrm{ms})$ | $T_1^{\mathrm{C}}(\mathrm{ms})$ | <i>T</i> <sub>2</sub> (ms) | n    | <i>T</i> <sub>1</sub> (μs) | $T_2$ (µs) | $T_2^{\rm E}(\mu s)$ | Pe   |
| silicon #2       | 6061 | 0.6                             | _                               | _                          | _    | 42                         | 14         | 52                   | 5%   |
| silicon #1       | 6061 | 0.6-0.8                         | 0.5-0.8                         | 0.9-1.2                    | 0.08 | 15-31                      | _          | 15-45                | 0.3% |
| silicon #1       | 5N   | 0.6-0.7                         | 0.6-0.7                         | 0.7-0.9                    | 0.03 | 34-51                      |            | 34-68                | 1%   |
| sapphire         | 6061 | 1.3-1.5                         | 1.5-1.6                         | 2.1-2.4                    | 0.05 | 23-51                      | 12-41      | 24-58                | 0.5% |
| sapphire         | 5N   | 0.7                             | 0.6-0.8                         | 0.9                        | 0.08 | 38-40                      |            | 48                   | 1.6% |
| sapphire         | 6061 | 1.0-1.4                         | 1.3-1.6                         | 0.2                        | 0.11 | 22-31                      | 5          | 10-13                | 4%   |

sidewall. As can be seen in the supplement, the sidewall resulting from lasercutting is quite rough, leading us to suspect that it is a source of loss. This would cause the thicker silicon chips to have lower  $T_1$ , as observed. Our data does not enable us to rule out the alternative possibility that the aluminum grown on the two substrates is different.

It may be possible in the future to increase the lifetimes of the resonators by improving the quality of the package and its materials. For example, based on experience with 3D stub cavities, high-purity aluminum has been shown to have lower surface dielectric and conductor losses<sup>4,17</sup>. For this reason, we tested a high-purity aluminum package for our resonator etched using the standard protocol<sup>4</sup>. However, this device performed worse than expected. We hypothesize that there is some issue with the particular physical package, either due to contamination or machining imperfections in the surface, and that by trying other copies of the package, we should be able to achieve lifetimes that are several times longer. Since we attain millisecond coherences with 6061 aluminum in this design, it can be used to avoid 5N aluminum, which is difficult to machine and requires an etch, limiting the possible geometries of the design.

We have demonstrated a new quantum memory design that separates the center conductor from the package, which serves as the outer ground. This improves modularity by allowing us to replace the pieces individually, as demonstrated in this work. We have also shown that by concentrating the field in a higher-quality material (the evaporated thin-film on the centerpin), we have relaxed the constraints on the outer conductor, allowing us to achieve lifetimes comparable to stub cavities without using high-purity aluminium or niobium and with no etching. The absence of a ground plane also means that we can stack several of these centerpin chips in one tunnel, opening up the third dimension for tiling. Future improvements to this style of resonator can focus on increasing the quality of the sidewalls of the centerpin chip, e.g. by micromachining it out of silicon, stealth dicing, or chemical polishing of the sidewalls.

See the supplementary materials for fridge wiring, field

profiles of the modes, sidewalls of the lasercut chips, a participation table of the three modes, fabrication recipes, details about an alternative package design including a seam, and the gate sequences used for measurement.

We thank Harvey Moseley, Pratheev Sreetharan, and Charles Wehr for aid in mechanical design of an earlier version of the experiment; Yong Sun, Sean Rinehart, Kelley Woods, and Michael Rooks for assistance with device fabrication. This research was supported by the U.S. Army Research Office (ARO) under grants W911NF- 18-1-0212, and W911NF-23-1-0051. The views and conclusions contained in this document are those of the authors and should not be interpreted as representing official policies, either expressed or implied, of the ARO or the U.S. Government. The U.S. Government is authorized to reproduce and distribute reprints for Government purpose notwithstanding any copyright notation herein. Fabrication facilities use was supported by the Yale Institute for Nanoscience and Quantum Engineering (YINQE) and the Yale SEAS Cleanroom.

## AUTHOR DECLARATIONS

## Conflict of interest

R. J. S. and L. F. are founders and shareholders of Quantum Circuits, Inc. C.U L., S. G., L. K., R. J. S., and L.F. have Patent PCT/US2022/016733 pending.

## Author contributions

Lev Krayzman and Chan U Lei contributed equally to this work.

Concept: L. K., C.U L, S. G., R. S. Funding acquisition: R. S. Investigation: L. K., C.U L., J. T. Fabrication of devices: L. K., C.U L., L. F. Oversight: R. S.

## DATA AVAILABILITY STATEMENT

Data are available at reasonable request to the corresponding authors.

- <sup>1</sup>A. Joshi, K. Noh, and Y. Y. Gao, "Quantum information processing with bosonic qubits in circuit qed," Quantum Science and Technology **6**, 033001 (2021).
- <sup>2</sup>O. Milul, B. Guttel, U. Goldblatt, S. Hazanov, L. M. Joshi, D. Chausovsky, N. Kahn, E. Çiftyürek, F. Lafont, and S. Rosenblum, "Superconducting cavity qubit with tens of milliseconds single-photon coherence time," PRX Quantum 4, 030336 (2023).
- <sup>3</sup>A. Romanenko, R. Pilipenko, S. Zorzetti, D. Frolov, M. Awida, S. Belomestnykh, S. Posen, and A. Grassellino, "Three-dimensional superconducting resonators at t < 20 mK with photon lifetimes up to  $\tau = 2$  s," Physical Review Applied **13** (2020).
- <sup>4</sup>M. Reagor, W. Pfaff, C. Axline, R. W. Heeres, N. Ofek, K. Sliwa, E. Holland, C. Wang, J. Blumoff, K. Chou, M. J. Hatridge, L. Frunzio, M. H. Devoret, L. Jiang, and R. J. Schoelkopf, "Quantum memory with millisecond coherence in circuit QED," Physical Review B **94**, 014506 (2016).
- <sup>5</sup>S. Chakram, A. E. Oriani, R. K. Naik, A. V. Dixit, K. He, A. Agrawal, H. Kwon, and D. I. Schuster, "Seamless high-*q* microwave cavities for multimode circuit quantum electrodynamics," Physical Review Letters **127**, 107701 (2021).
- <sup>6</sup>M. Kudra, J. Biznárová, A. Fadavi Roudsari, J. J. Burnett, D. Niepce, S. Gasparinetti, B. Wickman, and P. Delsing, "High quality threedimensional aluminum microwave cavities," Applied Physics Letters **117**, 070601 (2020).
- <sup>7</sup>P. Heidler, C. M. F. Schneider, K. Kustura, C. Gonzalez-Ballestero, O. Romero-Isart, and G. Kirchmair, "Non-markovian effects of two-level systems in a niobium coaxial resonator with a single-photon lifetime of 10 milliseconds," Physical Review Applied **16**, 034024 (2021).
- <sup>8</sup>K. S. Chou, J. Z. Blumoff, C. S. Wang, P. C. Reinhold, C. J. Axline, Y. Y. Gao, L. Frunzio, M. H. Devoret, L. Jiang, and R. J. Schoelkopf, "Deterministic teleportation of a quantum gate between two logical qubits," Nature **561**, 368–373 (2018).
- <sup>9</sup>C. Zhou, P. Lu, M. Praquin, T.-C. Chien, R. Kaufman, X. Cao, M. Xia, R. S. K. Mong, W. Pfaff, D. Pekker, and M. Hatridge, "Realizing all-to-all couplings among detachable quantum modules using a microwave quantum state router," npj Quantum Information 9, 1–9 (2023).
- <sup>10</sup>M. V. P. Altoé, A. Banerjee, C. Berk, A. Hajr, A. Schwartzberg, C. Song, M. Alghadeer, S. Aloni, M. J. Elowson, J. M. Kreikebaum, E. K. Wong, S. M. Griffin, S. Rao, A. Weber-Bargioni, A. M. Minor, D. I. Santiago, S. Cabrini, I. Siddiqi, and D. F. Ogletree, "Localization and mitigation of loss in niobium superconducting circuits," PRX Quantum **3**, 020312 (2022).
- <sup>11</sup>K. D. Crowley, R. A. McLellan, A. Dutta, N. Shumiya, A. P. M. Place, X. H. Le, Y. Gang, T. Madhavan, M. P. Bland, R. Chang, N. Khedkar, Y. C. Feng, E. A. Umbarkar, X. Gui, L. V. H. Rodgers, Y. Jia, M. M. Feldman, S. A. Lyon, M. Liu, R. J. Cava, A. A. Houck, and N. P. de Leon, "Disentangling losses in tantalum superconducting circuits," Physical Review X 13, 041005 (2023).
- <sup>12</sup>H. Deng, Z. Song, R. Gao, T. Xia, F. Bao, X. Jiang, H.-S. Ku, Z. Li, X. Ma, J. Qin, H. Sun, C. Tang, T. Wang, F. Wu, W. Yu, G. Zhang, X. Zhang, J. Zhou, X. Zhu, Y. Shi, H.-H. Zhao, and C. Deng, "Titanium nitride film on sapphire substrate with low dielectric loss for superconducting qubits," Physical Review Applied **19**, 024013 (2023).
- <sup>13</sup>S. Ganjam, Y. Wang, Y. Lu, A. Banerjee, C. U. Lei, L. Krayzman, K. Kisslinger, C. Zhou, R. Li, Y. Jia, M. Liu, L. Frunzio, and R. J. Schoelkopf, "Surpassing millisecond coherence times in on-chip superconducting quantum memories by optimizing materials, processes, and circuit design," (2023), arXiv:2308.15539 [quant-ph].
- <sup>14</sup>T. Brecht, W. Pfaff, C. Wang, Y. Chu, L. Frunzio, M. H. Devoret, and R. J. Schoelkopf, "Multilayer microwave integrated quantum circuits for scalable quantum computing," npj Quantum Information 2, 16002 (2016).
- <sup>15</sup>T. Brecht, Y. Chu, C. Axline, W. Pfaff, J. Z. Blumoff, K. Chou, L. Krayzman, L. Frunzio, and R. J. Schoelkopf, "Micromachined integrated quantum circuit containing a superconducting qubit," Physical Review Applied 7, 044018 (2017).

- 5
- <sup>16</sup>C. U. Lei, L. Krayzman, S. Ganjam, L. Frunzio, and R. J. Schoelkopf, "High coherence superconducting microwave cavities with indium bump bonding," Applied Physics Letters **116**, 154002 (2020).
- <sup>17</sup>C. U. Lei, S. Ganjam, L. Krayzman, A. Banerjee, K. Kisslinger, S. Hwang, L. Frunzio, and R. J. Schoelkopf, "Characterization of microwave loss using multimode superconducting resonators," Physical Review Applied **20**, 024045 (2023).
- <sup>18</sup>A. P. Read, B. J. Chapman, C. U. Lei, J. C. Curtis, S. Ganjam, L. Krayzman, L. Frunzio, and R. J. Schoelkopf, "Precision measurement of the microwave dielectric loss of sapphire in the quantum regime with partsper-billion sensitivity," Physical Review Applied **19**, 034064 (2023).
  <sup>19</sup>T. Brecht, M. Reagor, Y. Chu, W. Pfaff, C. Wang, L. Frunzio, M. H. De-
- <sup>19</sup>T. Brecht, M. Reagor, Y. Chu, W. Pfaff, C. Wang, L. Frunzio, M. H. Devoret, and R. J. Schoelkopf, "Demonstration of superconducting micromachined cavities," Applied Physics Letters **107**, 192603 (2015).
- <sup>20</sup>S. Ganjam, Improving the Coherence of Superconducting Quantum Circuits through Loss Characterization and Design Optimization, Ph.D. thesis, Yale University (2023).
- <sup>21</sup>L. Krayzman, *Thin-Film 3D Resonators for Superconducting Quantum Circuits*, Ph.D. thesis, Yale University (2022).
- <sup>22</sup>R. W. Heeres, B. Vlastakis, E. Holland, S. Krastanov, V. V. Albert, L. Frunzio, L. Jiang, and R. J. Schoelkopf, "Cavity state manipulation using photon-number selective phase gates," Physical Review Letters **115** (2015).
- <sup>23</sup>S. Krastanov, V. V. Albert, C. Shen, C.-L. Zou, R. W. Heeres, B. Vlastakis, R. J. Schoelkopf, and L. Jiang, "Universal control of an oscillator with dispersive coupling to a qubit," Physical Review A **92**, 040303 (2015).
- <sup>24</sup>M. Reagor, H. Paik, G. Catelani, L. Sun, C. Axline, E. Holland, I. M. Pop, N. A. Masluk, T. Brecht, L. Frunzio, M. H. Devoret, L. Glazman, and R. J. Schoelkopf, "Reaching 10 ms single photon lifetimes for superconducting aluminum cavities," Applied Physics Letters **102**, 192604 (2013).
- <sup>25</sup>M. Reagor, Superconducting Cavities for Circuit Quantum Electrodynamics, Ph.D. thesis, Yale University (2015).



FIG. 4. Fridge wiring diagram.

# Appendix B: Field profiles of the modes

We show the electric field magnitudes of the four relevant modes from the same HFSS simulation as above. It is plotted on a log (left) and linear (right) scale for each of the modes.



FIG. 5. Finite-element eigenmode simulations of the electric fields of the four relevant modes in Ansys HFSS. For each mode, the magnitude of the electric field is presented on a linear and logarithmic scale. Note that the metallization on the dielectric scaffold is shown in yellow, not to be confused with high electric field. The storage mode is seen to have a field node at the location of the unmetallized substrate, and to attenuate towards either of the seams.



FIG. 6. Sidewalls of the lasercut dielectric scaffolds. a) Optical micrograph of a lasercut silicon scaffold against a dark background. The dots visible on the surface are likely re-deposited material; their density decreases away from the edge. b) Optical micrograph of a lasercut sapphire scaffold against a dark background. The edge is visibly rougher than for the silicon. c) Scanning electron micrograph of a corner of a lasercut silicon scaffold. Note the large number of sharp points microns in size. This image is taken after the scaffold has had several hundred nm of aluminum evaporated on it from all sides; the devices do not look qualitatively different prior to evaporation.

#### Appendix D: Participation table of the three modes

The device is simulated in Ansys HFSS using the eigenmode solver. This allows us to directly compute the participations via integrating the fields, as shown in Table III. We also obtain the Purcell limits of the various modes by placing a 50  $\Omega$  lumped-element resistor in the port of interest and computing the Q of the mode.

## Appendix E: Fabrication recipes

## 1. Stripline chips

The wafers were first optionally coated in positive photoresist prior to lasercutting in order to protect them from debris. They were then shipped to a company which lasercut them into the cross shapes. The chips were then solvent cleaned. Those that had photoresist did have less debris on the surface; we did not perform a study of whether this affected the resulting Q of the final device.

The chips were then inserted into the custom-built rig shown in Fig. 2. The rig was previously prepared with a thin strip of aluminum foil for each wing, which was then wrapped around the cross-beam of the chip. The purpose of this piece of foil is to create a sharp line between the exposed and shad-

TABLE III. Participation table

|                                                                                                                                                                                    | Participations for mode                                                                                                                                                |                                                                                                                                                                                             |                                                                                                                                                                                      |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Region                                                                                                                                                                             | Storage                                                                                                                                                                | Readout                                                                                                                                                                                     | Purcell                                                                                                                                                                              |  |
| Centerpin bulk dielectric<br>PTFE clamp bulk<br>Centerpin conductor<br>Centerpin MA<br>Centerpin SA<br>Package conductor<br>Package MA<br>$y_{seam}$ at endcap $((\Omega m)^{-1})$ | $\begin{array}{c} 3\times10^{-5}\\ 2\times10^{-7}\\ 2\times10^{-5}\\ 1\times10^{-7}\\ 7\times10^{-10}\\ 4\times10^{-6}\\ 2\times10^{-8}\\ 4\times10^{-10} \end{array}$ | $\begin{array}{c} 2 \times 10^{-1} \\ 9 \times 10^{-5} \\ 2 \times 10^{-5} \\ 1 \times 10^{-7} \\ 3 \times 10^{-6} \\ 4 \times 10^{-6} \\ 2 \times 10^{-8} \\ 8 \times 10^{-9} \end{array}$ | $\begin{array}{c} 1\times 10^{-4} \\ 1\times 10^{-6} \\ 3\times 10^{-8} \\ 1\times 10^{-10} \\ 2\times 10^{-9} \\ 2\times 10^{-5} \\ 6\times 10^{-8} \\ 2\times 10^{-9} \end{array}$ |  |
| $y_{\text{seam}}$ in Purcell (( $\Omega$ m) <sup>-1</sup> )                                                                                                                        | $3 \times 10^{-7}$                                                                                                                                                     | $4 	imes 10^{-6}$                                                                                                                                                                           | $3 	imes 10^{-4}$                                                                                                                                                                    |  |

owed parts of the chip. The chips were held in place by beryllium copper clamps on each side. These can be seen on the right wing of Fig. 2 b), with the small piece of foil just to the left of the clamp (the clamp appears silvery due to aluminum evaporation onto to it). Finally, this construction is wrapped in a larger piece of foil, which shadows the remaining parts of the clamping pad, as seen on the left wing in this image.

The rig is angled at 45 degrees, such that when the sample is rotated during evaporation, it is covered from all sides. After evaporation, an optional capping layer of oxide can be grown in the evaporator by exposing the chip to oxygen. We have not tested this extensively, but we saw no evidence of this step making any difference in the resulting device.

The stripline chips used in this paper were silicon #1, with a total evaporation thickness of 600 nm Al on a 500  $\mu$ m-thick silicon chip, silicon #2, with a total evaporation thickness of 1800 nm Al on a 500  $\mu$ m-thick silicon chip, and sapphire, with a total evaporation thickness of 1000 nm Al on a 100  $\mu$ m-thick sapphire chip.

# 2. High-purity aluminum etching

In order to achieve high quality for a device made of highpurity (e.g. 4N, 5N) aluminium, it must be etched<sup>24</sup>. The current belief is that this either helps by removing mechanical damage caused by the machining, or by modifying the chemical composition of the surface (i.e. removing iron implantations from the tools and in return, adding some phosphorus from the  $acid^{21}$ ). We use a process based on Ref. 24 and 25. First, the cavity is sonicated in solvents in order to remove machining oil, etc. Then, the tapped holes in the cavity are filled with PTFE screws, to protect the thread without adding contaminants from metal screws. The cavity is then placed in a PTFE holding rig inside a glass beaker, oriented in such a way as to let bubbles escape. A magnetic stir bar is placed under the cavity. The cavity is then etched in Transene Aluminum etchant type A at 50 °C while the liquid is being stirred at around 600 rpm. When the bath becomes opaque, the cavity is transferred to another bath of etchant; in total, we normally etch in three or four baths. Each bath takes around 30 minutes. After the last bath, the cavity is transferred to a beaker of DI water, rinsed for around a minute in the beaker, and then another minute outside the beaker, before being dried with nitrogen.

# 3. Transmon

TABLE IV. Transmon fabrication on 100  $\mu$ m-thick sapphire wafers. The ion mill in the evaporator was done with 3.5:1 Ar:O<sub>2</sub> gas, at 250 V beam voltage and 5 mA beam current. The aluminium evaporation was 20 nm at 20°, 30 nm at -20°, with 15 min of oxidation at 15 Torr in between. There was a capping layer of 5 min oxidation at 50 Torr at the end.

| Step               | Description                     | Notes                                                    |
|--------------------|---------------------------------|----------------------------------------------------------|
| Solvent clean      | NMP, acetone, methanol, DI      |                                                          |
| Dehydration bake   | 5 min at 180 °C                 | 2 min cool                                               |
| Spin MAA EL13      | 1) 400 rpm, $acl = 5$ , 10 s    |                                                          |
|                    | 2) 2000 rpm, acl = 10, 1:40     | Non-vacuum chuck, used syringe with 0.22 µm filter       |
| Bake               | 5 min at 180 C                  | 2 min cool                                               |
| Spin PMMA A4       | 1) 400 rpm, $acl = 5$ , 10 s    |                                                          |
|                    | 2) 2000 rpm, acl = 10, 1:40     | Non-vacuum chuck, used syringe with 0.22 µm filter       |
| Bake               | 5 min at 180 °C                 | 2 min cool                                               |
| Spin PSSA          | 3000 rpm, 2 min                 | Used syringe with 0.22 µm filter                         |
| Bake               | 1 min at 120 °C                 | To remove water                                          |
| Sputter gold       | 90 s                            | Standard recipe uses 60 s                                |
| Write              | Raith EBPG 5000+                | Maximum curent used: 100 nA                              |
| Remove PSSA        | Rinse with DI for a few seconds | Removes most, but not all, gold                          |
| Remove gold        | KI for about 20 s               | DI rinse                                                 |
| Develop            | 3:1 IPA/water at 6 °C, 2 min    | Gentle swirl                                             |
| Deposit aluminium  | Evaporate after 30 s ion mill   | See caption                                              |
| Liftoff            | NMP at 80 °C, 2 hrs             | Sonicate after, clean in acetone, methanol, nitrogen dry |
| Probe              | Room-temperature resistances    |                                                          |
| Spin dicing resist | SC1827 500 rpm 10 s             |                                                          |
|                    | 1500 rpm 1.5 mins               |                                                          |
| Dice               |                                 |                                                          |
| Remove resist      | With acetone, methanol          |                                                          |



FIG. 7. Photograph of a sapphire stripline suspended in a seam package. Beryllium copper clamps hold the dielectric scaffold to the package on each side. The walls of the cavity are machined at an angle, enabling anisotropic metal deposition (e.g. evaporation). A space is left for a transmon chip. The top half of the package (not pictured) is almost identical to the bottom. The one main difference is a coupling port placed directly over the center of the suspended stripline. The cavity is manually mechanically polished with sandpaper and then Pikal care; the mating surfaces are diamond-turned.

A different style of package was also tried with the same suspended stripline centerpins. In this design, the package was made of two parts, with grooves cut for holding the center conductor and transmon chips. The chips were held in place with beryllium copper clamps. The advantage of this design is the relative ease of inserting or removing the chips. See Fig. 7 for an image of the bottom half of the package with a chip inside – the top half (not shown) is very similar. The sloped walls of the cavity in the package allow us to deposit thin-film materials onto the cavity surface.

One potential concern in this design is the presence of a seam in the package. The expected  $y_{\text{seam}}$  for the storage mode in this configuration is around  $10^{-4}/(\Omega m)$ . With polished or diamond-turned cavity surfaces, we can achieve  $g_{\text{seam}} > 10^4/(\Omega m)$ , and with deposited thin-film aluminum, this goes up to  $g_{\text{seam}} >= 10^7/(\Omega m)^{17}$ . Therefore, the seam should only become relevant at Q's of hundreds of millions to many billions. Otherwise, the participations are comparable to that of the traditional stub cavity and the seamless design presented in the main text (Table V).

We have measured several centerpins in two packages of this design. Both packages were made of 6061 aluminum, and had either 200 or 400 nm of aluminum evaporated onto them. The centerpin chips were made of either silicon or sapphire with different amounts of aluminum evaporated onto them; most also had a capping oxide layer grown in the evaporator. See Table VI for a summary of the devices measured and measurement results.

Although some devices had reasonably high Q's, a large jit-

TABLE V. Participations for the seam package for a suspended stripline resonator. The storage and readout modes have almost identical participations, except the readout mode has thousands of times higher  $p_{diel}$  (here referring to the chip), and a factor of ten higher  $y_{seam}$ . The participation of the clips is negligible.

| Participation             | Storage mode                    | Readout mode                   |
|---------------------------|---------------------------------|--------------------------------|
| Pdiel                     | $4.4 \times 10^{-5}$            | $1.2 \times 10^{-1}$           |
| pcond,stripline           | $3.0 \times 10^{-5}$            | $3.1 \times 10^{-5}$           |
| p <sub>cond,package</sub> | $6.2 \times 10^{-6}$            | $5.7 \times 10^{-6}$           |
| $p_{\rm MA, stripline}$   | $2.1 	imes 10^{-7}$             | $1.7 \times 10^{-7}$           |
| $p_{\rm MA, package}$     | $2.7 	imes 10^{-8}$             | $3.4 \times 10^{-8}$           |
| <i>Y</i> seam             | $1.1 \times 10^{-4}/(\Omega m)$ | $1.4\times 10^{-3}/(\Omega m)$ |

ter of the resonance was observed in a number of cooldowns. This could be observed directly on a VNA in a spectroscopy measurement, with the resonance moving many linewidths during a single sweep. We were unable to remove this effect in this package design.





FIG. 8. Gate sequences used for the T1 (a, b) and T2 (c) measurements. a): Prepare  $|1\rangle$  with SNAP, wait variable delay, readout using  $\pi$  pulse selective on 0 photons. b): Displace cavity to  $|\alpha\rangle$ , wait, readout. c): Prepare  $\frac{|0\rangle+|1\rangle}{\sqrt{2}}$  with SNAP, wait, displace back with variable phase, readout. The values used for the displacements and rotations are taken from<sup>4</sup>.

TABLE VI. Measurements of suspended striplines in seam packages in reflection and ringdown. Two packages and several chips were used. All but the first two chips received a "capping" oxidation step in the aluminium evaporator in order to have more controlled oxide rather than native growth. One of the chips was not rotated during evaporation. All devices were measured in the frequency domain with microwave spectroscopy, three were additionally measured in time-domain with ringdown. Many of the devices demonstrated large amounts of jitter on the VNA, indicating some sort of shaking. This tended to improve (but not necessarily disappear entirely) with the pulse tube of the dilution refrigerator turned off.

| Package | Stripline chip  | Stripline metallisation               | $Q_{i,\text{spectroscopy}}$ | $Q_{i,\mathrm{ringdown}}$ | Jitter |
|---------|-----------------|---------------------------------------|-----------------------------|---------------------------|--------|
| 400 nm  | 500 µm Si       | 2 µm Al, no oxidation                 | $44 	imes 10^6$             |                           | No     |
| 400 nm  | 500 µm Si       | 2 μm Al, no oxidation                 | $48 	imes 10^6$             |                           | No     |
| 200 nm  | 500 µm Si       | 600 nm Al with oxidation              | $37 \times 10^{6}$          |                           | Yes    |
| 400 nm  | 500 µm Si       | 800 nm Al with oxidation              | $37 \times 10^3$            | _                         | No     |
| 400 nm  | 100 µm sapphire | 600 nm with oxidation                 | $108 	imes 10^6$            | $140 	imes 10^6$          | Yes    |
| 200 nm  | 100 µm sapphire | 600 nm with oxidation                 | $127 \times 10^{6}$         | $145 \times 10^{6}$       | Yes    |
| 200 nm  | 100 µm sapphire | 600 nm Al no rotation, with oxidation | $9.6 	imes 10^6$            |                           | Yes    |
| 200 nm  | 100 µm sapphire | 800 nm Al with oxidation              | $37 \times 10^{6}$          | $33 	imes 10^6$           | No     |